Xilinx LOGICORE UG144 Instrukcja Użytkownika Strona 86

  • Pobierz
  • Dodaj do moich podręczników
  • Drukuj
  • Strona
    / 138
  • Spis treści
  • BOOKMARKI
  • Oceniono. / 5. Na podstawie oceny klientów
Przeglądanie stron 85
86 www.xilinx.com 1-Gigabit Ethernet MAC v8.5 User Guide
UG144 April 24, 2009
Chapter 8: Configuration and Status
R
-- DISCONTINUED PRODUCT --
MDIO Interface
Introduction to MDIO
The MDIO interface for 1 Gbps operation (and slower speeds) is defined in IEEE 802.3
clause 22. This is a two wire interface consisting of a clock, mdc, and a shared serial data
line, mdio.
An MDIO bus in a system consists of a single Station Management (STA) master
management entity and a number of MDIO Managed Device (MMD) slave entities.
Figure 8-5 illustrates a typical system. All transactions are initiated by the STA entity. The
GEMAC core implements a STA and can be connected to MMDs (PHY devices) to access
their management registers.
Figure 8-4: Address Table Read Timing
hostclk
hostaddr[8:0]
hostaddr[9]
hostopcode[1]
hostmiimsel
hostrddata[31:0]
hostwrdata[23]
hostwrdata[17:16]
31 : 0 47 : 32
0x18C
LOCATION
Przeglądanie stron 85
1 2 ... 81 82 83 84 85 86 87 88 89 90 91 ... 137 138

Komentarze do niniejszej Instrukcji

Brak uwag