Many
Manuals
search
Kategorie
Marki
Strona główna
Xilinx
Maszyna do redukcji hałasu
LOGICORE UG144
Instrukcja Użytkownika
Xilinx LOGICORE UG144 Instrukcja Użytkownika Strona 12
Pobierz
Podziel się
Dzielenie się
Dodaj do moich podręczników
Drukuj
Strona
/
138
Spis treści
BOOKMARKI
Oceniono
.
/ 5. Na podstawie
oceny klientów
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
12
www
.xilinx.com
1-Gigabit Ethernet MA
C v8.5 User Guide
UG144 Apr
il 24, 2009
R
-- DISCONTIN
UED PRODU
CT --
1
2
...
7
8
9
10
11
12
13
14
15
16
17
...
137
138
LogiCORE™ IP
1
1-Gigabit Ethernet
1
MAC v8.5
1
Revision History
3
Table of Contents
5
Appendix D: Core Latency
8
Schedule of Figures
9
UG144 April 24, 2009
10
Schedule of Tables
13
About This Guide
15
Conventions
16
Online Document
17
List of Acronyms
17
Introduction
19
Specifications
20
Technical Support
20
Feedback
20
Core Architecture
21
Core Components
22
Core Interfaces
23
Client Side Interface
26
Receiver Interface
27
Flow Control Interface
27
Physical Side Interface
29
MDIO Interface
30
Generating the Core
31
Component Name
32
Management Interface
32
Address Filter
32
Physical Interface
32
Output Generation
33
Designing with the Core
35
Know the Degree of Difficulty
37
Keep it Registered
38
Use Supported Design Flows
38
Chapter 5
39
Frame Reception with Errors
41
Client-Supplied FCS Passing
42
VLAN Tagged Frames
42
Disabled
43
Receiver Statistics Vector
44
Transmitting Outbound Frames
47
Client Underrun
48
Inter-Frame Gap Adjustment
49
Transmitter Statistics Vector
50
Using Flow Control
53
Flow Control Basics
54
Pause Control Frames
55
Core-initiated Pause Request
56
Pause Frame Reception Enabled
57
Operation
59
Chapter 6: Using Flow Control
60
Chapter 7
61
GMII Receiver Logic
63
DCM Reset circuitry
64
IOB LOGIC
66
Virtex-4 Devices
67
RGMII Receiver Logic
70
Implementing External RGMII
71
Using the MDIO interface
76
Configuration and Status
77
Configuration Registers
78
Receiver Configuration
79
Transmitter Configuration
80
Flow Control Configuration
81
MDIO Configuration
82
Address Filter Configuration
82
Accessing the Address Table
85
LOCATION
86
31 : 0 47 : 32
86
IDLE IDLE32 bits
87
STA drives MDIO
87
Constraining the Core
93
MDIO Logic
94
Flow Control
95
Configuration
95
"reset_dist_grp";
96
GMII Input Setup/Hold Timing
97
Non-Virtex-5 devices
99
RGMII IOB Constraints
101
RGMII Input Setup/Hold Timing
102
Virtex-5 Devices
103
RGMII DDR Constraints
104
Non-Virtex-5 Devices
105
-- DISCONTINUED PRODUCT
108
Clocking and Resetting
109
Multiple Cores
110
With RGMII
111
Reset Conditions
112
Interfacing to Other Cores
113
Tra ns ce i ve r
115
Virtex-5 LXT and SXT Devices
117
Virtex-5 FXT Devices
118
Ethernet Statistics Core
119
Implementing Your Design
123
Implementation
124
Static Timing Analysis
125
Generating a Bitstream
125
Generating a Simulation Model
125
Using the Model
126
Using the Client-Side FIFO
127
Interfaces
128
Receive FIFO
129
Data Flow
130
Functional Operation
131
Expanding Maximum Frame Size
132
Interoperability
133
Appendix C
135
Core Latency
137
Appendix D: Core Latency
138
Komentarze do niniejszej Instrukcji
Brak uwag
Publish
Drukuj dokument
Drukuj stronę 12
Komentarze do niniejszej Instrukcji